# **Complementary Power Transistors** # **DPAK For Surface Mount Applications** Designed for general purpose amplifier and low speed switching applications. #### **Features** - Lead Formed for Surface Mount Applications in Plastic Sleeves (No Suffix) - Straight Lead Version in Plastic Sleeves ("-1" Suffix) - Electrically Similar to MJE2955 and MJE3055 - DC Current Gain Specified to 10 Amperes - High Current Gain–Bandwidth Product $f_T = 2.0 \text{ MHz (Min)} @ I_C = 500 \text{ mAdc}$ - Epoxy Meets UL 94 V-0 @ 0.125 in - ESD Ratings: Human Body Model, 3B > 8000 V Machine Model, C > 400 V - Pb-Free Packages are Available #### MAXIMUM RATINGS | Rating | Symbol | Max | Unit | |-----------------------------------------------------------------------------|-----------------------------------|---------------|-----------| | Collector-Emitter Voltage | $V_{CEO}$ | 60 | Vdc | | Collector-Base Voltage | V <sub>CB</sub> | 70 | Vdc | | Emitter-Base Voltage | V <sub>EB</sub> | 5 | Vdc | | Collector Current | Ic | 10 | Adc | | Base Current | Ι <sub>Β</sub> | 6 | Adc | | Total Power Dissipation @ T <sub>C</sub> = 25°C Derate above 25°C | P <sub>D</sub> † | 20<br>0.16 | W<br>W/°C | | Total Power Dissipation (Note1) @ T <sub>A</sub> = 25°C Derate above 25°C | P <sub>D</sub> | 1.75<br>0.014 | W<br>W/°C | | Operating and Storage Junction<br>Temperature Range | T <sub>J</sub> , T <sub>stg</sub> | -55 to +150 | °C | #### THERMAL CHARACTERISTICS | Characteristic | Symbol | Max | Unit | |-------------------------------------------------|-----------------|------|------| | Thermal Resistance, Junction-to-Case | $R_{\theta JC}$ | 6.25 | °C/W | | Thermal Resistance, Junction-to-Ambient (Note1) | $R_{\theta JA}$ | 71.4 | °C/W | Maximum ratings are those values beyond which device damage can occur. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If these limits are exceeded, device functional operation is not implied, damage may occur and reliability may be affected. †Safe Area Curves are indicated by Figure 1. Both limits are applicable and must be observed. #### ON Semiconductor® http://onsemi.com # SILICON POWER TRANSISTORS 10 AMPERES 60 VOLTS, 20 WATTS #### MARKING DIAGRAMS #### **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 2 of this data sheet. These ratings are applicable when surface mounted on the minimum pad sizes recommended. #### **ELECTRICAL CHARACTERISTICS** ( $T_C = 25^{\circ}C$ unless otherwise noted) | Characteristic | Symbol | Min | Max | Unit | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------|-----------|------| | OFF CHARACTERISTICS | • | | | | | Collector–Emitter Sustaining Voltage (Note 2) $(I_C = 30 \text{ mAdc}, I_B = 0)$ | V <sub>CEO(sus)</sub> | 60 | _ | Vdc | | Collector Cutoff Current (V <sub>CE</sub> = 30 Vdc, I <sub>B</sub> = 0) | I <sub>CEO</sub> | - | 50 | μAdc | | Collector Cutoff Current $(V_{CE} = 70 \text{ Vdc}, V_{EB(off)} = 1.5 \text{ Vdc})$ $(V_{CE} = 70 \text{ Vdc}, V_{EB(off)} = 1.5 \text{ Vdc}, T_C = 150^{\circ}\text{C})$ | I <sub>CEX</sub> | -<br>- | 0.02<br>2 | mAdc | | Collector Cutoff Current $(V_{CB} = 70 \text{ Vdc}, I_E = 0)$ $(V_{CB} = 70 \text{ Vdc}, I_E = 0, T_C = 150^{\circ}\text{C})$ | Ісво | -<br>- | 0.02<br>2 | mAdc | | Emitter Cutoff Current (V <sub>BE</sub> = 5 Vdc, I <sub>C</sub> = 0) | I <sub>EBO</sub> | _ | 0.5 | mAdc | | ON CHARACTERISTICS | • | | | | | DC Current Gain (Note 2) $ (I_C = 4 \text{ Adc}, V_{CE} = 4 \text{ Vdc}) $ $ (I_C = 10 \text{ Adc}, V_{CE} = 4 \text{ Vdc}) $ | h <sub>FE</sub> | 20<br>5 | 100 | - | | Collector–Emitter Saturation Voltage (Note 2) (I <sub>C</sub> = 4 Adc, I <sub>B</sub> = 0.4 Adc) (I <sub>C</sub> = 10 Adc, I <sub>B</sub> = 3.3 Adc) | V <sub>CE(sat)</sub> | -<br>- | 1.1<br>8 | Vdc | | Base–Emitter On Voltage (Note 2) $(I_C = 4 \text{ Adc}, V_{CE} = 4 \text{ Vdc})$ | V <sub>BE(on)</sub> | - | 1.8 | Vdc | | DYNAMIC CHARACTERISTICS | | | | | | Current–Gain – Bandwidth Product ( $I_C = 500 \text{ mAdc}, V_{CE} = 10 \text{ Vdc}, f = 500 \text{ kHz}$ ) | f⊤ | 2 | _ | MHz | <sup>2.</sup> Pulse Test: Pulse Width $\leq$ 300 $\mu$ s, Duty Cycle $\leq$ 2%. #### **ORDERING INFORMATION** | Device | Package Type | Package | Shipping <sup>†</sup> | | |--------------|-------------------|---------|-----------------------|--| | MJD2955 | DPAK | | | | | MJD2955G | DPAK<br>(Pb-Free) | 369C | 75 Haita / Dail | | | MJD2955-001 | DPAK-3 | 369D | 75 Units / Rail | | | MJD2955-001G | DPAK<br>(Pb-Free) | | | | | MJD2955T4 | DPAK | | | | | MJD2955T4G | DPAK<br>(Pb-Free) | | 2500 Tape & Reel | | | MJD3055 | DPAK | | | | | MJD3055G | DPAK<br>(Pb-Free) | 369C | 75 Units / Rail | | | MJD3055T4 | DPAK | | | | | MJD3055T4G | DPAK<br>(Pb-Free) | | 2500 Tape & Reel | | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. #### TYPICAL CHARACTERISTICS Figure 1. Power Derating Figure 2. DC Current Gain Figure 4. "On" Voltages, MJD3055 Figure 5. Turn-Off Time Figure 6. "On" Voltages, MJD2955 $R_B$ and $R_C$ Varied to obtain desired current levels $D_1 \ \text{MUST BE FAST RECOVERY TYPE, eg:} \\ 1N5825 \ \text{USED ABOVE I}_B \approx 100 \ \text{mA} \\ \text{MSD6100 USED BELOW I}_B \approx 100 \ \text{mA}$ Figure 7. Switching Time Test Circuit Figure 8. Thermal Response Figure 9. Maximum Forward Bias Safe Operating Area # FORWARD BIAS SAFE OPERATING AREA INFORMATION There are two limitations on the power handling ability of a transistor: average junction temperature and second breakdown. Safe operating area curves indicate $I_C-V_{CE}$ limits of the transistor that must be observed for reliable operation; i.e., the transistor must not be subjected to greater dissipation than the curves indicate. The data of Figure 9 is based on $T_{J(pk)} = 150^{\circ}\text{C}$ ; $T_{C}$ is variable depending on conditions. Second breakdown pulse limits are valid for duty cycles to 10% provided $T_{J(pk)} \leq 150^{\circ}\text{C}$ . $T_{J(pk)}$ may be calculated from the data in Figure 8. At high case temperatures, thermal limitations will reduce the power that can be handled to values less than the limitations imposed by second breakdown. #### **PACKAGE DIMENSIONS** **DPAK** CASE 369C-01 **ISSUE O** #### NOTES: - 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. | | INCHES | | MILLIMETER | | |-----|-----------|-------|------------|------| | DIM | MIN | MAX | MIN | MAX | | Α | 0.235 | 0.245 | 5.97 | 6.22 | | В | 0.250 | 0.265 | 6.35 | 6.73 | | C | 0.086 | 0.094 | 2.19 | 2.38 | | D | 0.027 | 0.035 | 0.69 | 0.88 | | Е | 0.018 | 0.023 | 0.46 | 0.58 | | F | 0.037 | 0.045 | 0.94 | 1.14 | | G | 0.180 | BSC | 4.58 BSC | | | Н | 0.034 | 0.040 | 0.87 | 1.01 | | J | 0.018 | 0.023 | 0.46 | 0.58 | | K | 0.102 | 0.114 | 2.60 | 2.89 | | L | 0.090 BSC | | 2.29 BSC | | | R | 0.180 | 0.215 | 4.57 | 5.45 | | S | 0.025 | 0.040 | 0.63 | 1.01 | | υ | 0.020 | | 0.51 | | | ٧ | 0.035 | 0.050 | 0.89 | 1.27 | | Z | 0.155 | | 3.93 | | STYLE 1: PIN 1. BASE 2. COLLECTOR 3. EMITTER 4. COLLECTOR #### **SOLDERING FOOTPRINT\*** <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### PACKAGE DIMENSIONS DPAK-3 CASE 369D-01 **ISSUE B** - NOTES: 1. DIMENSIONING AND TOLERANCING PER - ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. | | INCHES | | MILLIN | IETERS | |-----|-----------|-------|----------|--------| | DIM | MIN | MAX | MIN | MAX | | Α | 0.235 | 0.245 | 5.97 | 6.35 | | В | 0.250 | 0.265 | 6.35 | 6.73 | | С | 0.086 | 0.094 | 2.19 | 2.38 | | D | 0.027 | 0.035 | 0.69 | 0.88 | | Е | 0.018 | 0.023 | 0.46 | 0.58 | | F | 0.037 | 0.045 | 0.94 | 1.14 | | G | 0.090 BSC | | 2.29 BSC | | | Н | 0.034 | 0.040 | 0.87 | 1.01 | | J | 0.018 | 0.023 | 0.46 | 0.58 | | K | 0.350 | 0.380 | 8.89 | 9.65 | | R | 0.180 | 0.215 | 4.45 | 5.45 | | S | 0.025 | 0.040 | 0.63 | 1.01 | | ٧ | 0.035 | 0.050 | 0.89 | 1.27 | | Z | 0.155 | | 3.93 | | STYLE 1: PIN 1. BASE COLLECTOR 3. **EMITTER** COLLECTOR ON Semiconductor and una are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 61312, Phoenix, Arizona 85082-1312 USA Phone: 480-829-7710 or 800-344-3860 Toll Free USA/Canada Fax: 480-829-7709 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free Japan: ON Semiconductor, Japan Customer Focus Center 2-9-1 Kamimeguro, Meguro-ku, Tokyo, Japan 153-0051 Phone: 81-3-5773-3850 ON Semiconductor Website: http://onsemi.com Order Literature: http://www.onsemi.com/litorder For additional information, please contact your local Sales Representative.