

TrilithIC BTS 7710 G

#### **Data Sheet**

#### 1 Overview

#### 1.1 Features

- Quad D-MOS switch driver
- · Free configurable as bridge or quad-switch
- Optimized for DC motor management applications
- Low  $R_{\rm DS~ON}$ : 70 m $\Omega$  high-side switch, 40 m $\Omega$  low-side switch (typical values @ 25 °C)
- Maximum peak current: typ. 15 A @ 25 °C
- Very low quiescent current: typ. 5 μA @ 25 °C
- Small outline, enhanced power P-DSO-package
- Load and GND-short-circuit-protection
- Operates up to 40 V
- · Status flag diagnosis
- · Overtemperature shut down with hysteresis
- Internal clamp diodes
- · Isolated sources for external current sensing
- Under-voltage detection with hysteresis
- PWM frequencies up to 50 kHz



| Туре       | Ordering Code | Package     |
|------------|---------------|-------------|
| BTS 7710 G | Q67007-A9399  | P-DSO-28-14 |

### 1.2 Description

The BTS 7710 G is part of the TrilithIC family containing three dies in one package: One double high-side switch and two low-side switches. The drains of these three vertical DMOS chips are mounted on separated leadframes. The sources are connected to individual pins, so the BTS 7710 G can be used in H-bridge- as well as in any other configuration. The double high-side is manufactured in SMART SIPMOS® technology which combines low  $R_{\rm DS\ ON}$  vertical DMOS power stages with CMOS control circuitry. The high-side switch is fully protected and contains the control and diagnosis circuitry. To achieve low  $R_{\rm DS\ ON}$  and fast switching performance, the low-side switches are manufactured in S-FET logic level technology. The equivalent standard product is the BUZ 103 SL.

In contrast to the **BTS 7710 GP**, which consists of the same chips in an **P-TO263-15** package, the **P-DSO-28-14** package offers a smaller outline and a lower price for applications, which do not need the thermal properties of the **P-TO263-15**.



# 1.3 Pin Configuration

(top view)



Figure 1



# 1.4 Pin Definitions and Functions

| Pin No.        | Symbol | Function                                                             |  |  |  |  |  |
|----------------|--------|----------------------------------------------------------------------|--|--|--|--|--|
| 1, 3, 25, 28   | DL1    | Drain of low-side switch1, leadframe 1 1)                            |  |  |  |  |  |
| 2              | IL1    | Analog input of low-side switch1                                     |  |  |  |  |  |
| 4              | N.C.   | not connected                                                        |  |  |  |  |  |
| 5, 10, 19, 24  | DHVS   | Drain of high-side switches and power supply voltage, leadframe 2 1) |  |  |  |  |  |
| 6              | GND    | Ground                                                               |  |  |  |  |  |
| 7              | IH1    | Digital input of high-side switch1                                   |  |  |  |  |  |
| 8              | ST     | Status of high-side switches; open Drain output                      |  |  |  |  |  |
| 9              | IH2    | Digital input of high-side switch2                                   |  |  |  |  |  |
| 11             | N.C.   | not connected                                                        |  |  |  |  |  |
| 12, 14, 15, 18 | DL2    | Drain of low-side switch2, leadframe 3 1)                            |  |  |  |  |  |
| 13             | IL2    | Analog input of low-side switch2                                     |  |  |  |  |  |
| 16,17          | SL2    | Source of low-side switch2                                           |  |  |  |  |  |
| 20,21          | SH2    | Source of high-side switch2                                          |  |  |  |  |  |
| 22,23          | SH1    | Source of high-side switch1                                          |  |  |  |  |  |
| 26,27          | SL1    | Source of low-side switch1                                           |  |  |  |  |  |

<sup>&</sup>lt;sup>1)</sup> To reduce the thermal resistance these pins are direct connected via metal bridges to the leadframe.

Pins written in **bold type** need power wiring.



# 1.5 Functional Block Diagram



Figure 2 Block Diagram



#### 1.6 Circuit Description

#### **Input Circuit**

The control inputs IH1,2 consist of TTL/CMOS compatible Schmitt-Triggers with hysteresis. Buffer amplifiers are driven by these stages and convert the logic signal into the necessary form for driving the power output stages. The inputs are protected by ESD clamp-diodes.

The inputs IL1 and IL2 are connected to the gates of the standard N-channel vertical power-MOS-FETs.

#### **Output Stages**

The output stages consist of an low  $R_{\rm DS\,ON}$  Power-MOS H-bridge. In H-bridge configuration, the D-MOS body diodes can be used for freewheeling when commutating inductive loads. If the high-side switches are used as single switches, positive and negative voltage spikes which occur when driving inductive loads are limited by integrated power clamp diodes.

#### **Short Circuit Protection**

The outputs are protected against

- output short circuit to ground
- overload (load short circuit).

An internal OP-Amp controls the Drain-Source-Voltage by comparing the DS-Voltage-Drop with an internal reference voltage. Above this trippoint the OP-Amp reduces the output current depending on the junction temperature and the drop voltage.

In the case of overloaded high-side switches the status output is set to low.

#### **Overtemperature Protection**

The high-side switches incorporate an overtemperature protection circuit with hysteresis which switches off the output transistors and sets the status output to low.

#### **Undervoltage-Lockout (UVLO)**

When  $V_{\rm S}$  reaches the switch-on voltage  $V_{\rm UVON}$  the IC becomes active with a hysteresis. The High-Side output transistors are switched off if the supply voltage  $V_{\rm S}$  drops below the switch off value  $V_{\rm UVOFF}$ .

Data Sheet 5 2001-02-01



### **Status Flag**

The status flag output is an open drain output with Zener-diode which requires a pull-up resistor, c.f. the application circuit on page 14. Various errors as listed in the table "Diagnosis" are detected by switching the open drain output ST to low. A open load detection is not available. Freewheeling condition does not cause an error.

#### 2 Truthtable and Diagnosis (valid only for the High-Side-Switches)

| Flag                                                    | IH1              | IH2              | SH1         | SH2              | ST          | Remarks                                                                      |
|---------------------------------------------------------|------------------|------------------|-------------|------------------|-------------|------------------------------------------------------------------------------|
|                                                         | In               | puts             | Out         | tputs            |             |                                                                              |
| Normal operation; identical with functional truth table | 0<br>0<br>1<br>1 | 0<br>1<br>0<br>1 | L<br>L<br>H | L<br>H<br>L<br>H | 1<br>1<br>1 | stand-by mode<br>switch2 active<br>switch1 active<br>both switches<br>active |
| Overtemperature high-side switch1                       | 0                | X                | L<br>L      | X                | 1           | detected                                                                     |
| Overtemperature high-side switch2                       | X<br>X           | 0                | X<br>X      | L<br>L           | 1           | detected                                                                     |
| Overtemperature both high-side switches                 | 0<br>X<br>1      | 0<br>1<br>X      | L<br>L<br>L | L<br>L<br>L      | 1<br>0<br>0 | detected<br>detected                                                         |
| Undervoltage                                            | Х                | Х                | L           | L                | 1           | not detected                                                                 |

Inputs: Outputs: Status:

0 = Logic LOW Z = Output in tristate condition 1 = No error

1 = Logic HIGH L = Output in sink condition 0 = Error

X = don't care H = Output in source condition

X = Voltage level undefined



#### **Electrical Characteristics** 3

#### 3.1 **Absolute Maximum Ratings**

 $-40 \, ^{\circ}\text{C} < T_{j} < 150 \, ^{\circ}\text{C}$ 

| Parameter | Symbol | Limit Values |      | Unit | Remarks |
|-----------|--------|--------------|------|------|---------|
|           |        | min.         | max. |      |         |

# High-Side-Switches (Pins DHVS, IH1,2 and SH1,2)

| Supply voltage                                   | $V_{S}$      | - 0.3       | 42 | V  | _                                |
|--------------------------------------------------|--------------|-------------|----|----|----------------------------------|
| Supply voltage for full short circuit protection | $V_{S(SCP)}$ |             | 28 | V  | _                                |
| HS-drain current*                                | $I_{S}$      | - 8         | ** | Α  | $T_{\rm A}$ = 25°C; $t$ < 100 ms |
| HS-input current                                 | $I_{IH}$     | <b>- 5</b>  | 5  | mA | Pin IH1 and IH2                  |
| HS-input voltage                                 | $V_{IH}$     | <b>– 10</b> | 16 | V  | Pin IH1 and IH2                  |

Note: \* single pulse \*\* internally limited

# **Status Output ST**

| Status pull up voltage | $V_{ST}$    | - 0.3      | 5.4 | V  | _      |
|------------------------|-------------|------------|-----|----|--------|
| Status Output current  | $I_{ m ST}$ | <b>-</b> 5 | 5   | mA | Pin ST |

# Low-Side-Switches (Pins DL1,2, IL1,2 and SL1,2)

| Drain- source break down voltage         | $V_{	extsf{DSL}}$ | 55   | _  | V | $V_{\rm IL}$ = 0 V; $I_{\rm D}$ $\leq$ 1 mA |
|------------------------------------------|-------------------|------|----|---|---------------------------------------------|
| LS-drain current*  T <sub>A</sub> = 25°C | $I_{DL}$          | -8   | 8  | Α | <i>t</i> < 100 ms                           |
|                                          |                   | _    | 11 | Α | <i>t</i> < 10 ms                            |
|                                          |                   | _    | 24 | Α | <i>t</i> < 1 ms                             |
| LS-input voltage                         | $V_{IL}$          | - 20 | 20 | V | Pin IL1 and IL2                             |

Note: \* single pulse

# **Temperatures**

| Junction temperature | $T_{j}$   | <b>- 40</b> | 150 | °C | _ |
|----------------------|-----------|-------------|-----|----|---|
| Storage temperature  | $T_{stg}$ | <b>–</b> 55 | 150 | °C | _ |

7 **Data Sheet** 2001-02-01



### 3.1 Absolute Maximum Ratings (cont'd)

 $-40 \, ^{\circ}\text{C} < T_{\text{j}} < 150 \, ^{\circ}\text{C}$ 

| Parameter | Symbol | Limit Values |      | Unit | Remarks |
|-----------|--------|--------------|------|------|---------|
|           |        | min.         | max. |      |         |

#### Thermal Resistances (one HS-LS-Path active)

| LS-junction case                                              | $R_{thjC\;L}$ | _ | 20 | K/W | measured to pin 3 or 12                                                    |
|---------------------------------------------------------------|---------------|---|----|-----|----------------------------------------------------------------------------|
| HS-junction case                                              | $R_{thjC\;H}$ | _ | 20 | K/W | measured to pin 19                                                         |
| Junction ambient $R_{thja} = T_{j(HS)}/(P_{(HS)} + P_{(LS)})$ | $R_{thja}$    | _ | 60 |     | device soldered to<br>reference PCB with<br>6 cm <sup>2</sup> cooling area |

**ESD Protection** (Human Body Model acc. MIL STD 883D, method 3015.7 and EOS/ESD assn. standard S5.1 - 1993)

| Input LS-Switch         | $V_{ESD}$ | _ | 0.5 | kV |                                    |
|-------------------------|-----------|---|-----|----|------------------------------------|
| Input HS-Switch         | $V_{ESD}$ | _ | 1   | kV |                                    |
| Status HS-Switch        | $V_{ESD}$ | _ | 2   | kV |                                    |
| Output LS and HS-Switch | $V_{ESD}$ | _ | 8   | kV | all other pins connected to Ground |

Note: Maximum ratings are absolute ratings; exceeding any one of these values may cause irreversible damage to the integrated circuit.

# 3.2 Operating Range

 $-40 \, ^{\circ}\text{C} < T_{j} < 150 \, ^{\circ}\text{C}$ 

| Parameter            | Symbol   | Limit Values    |      | Unit | Remarks                                       |
|----------------------|----------|-----------------|------|------|-----------------------------------------------|
|                      |          | min.            | max. |      |                                               |
| Supply voltage       | $V_{S}$  | $V_{\sf UVOFF}$ | 42   | V    | After $V_{\rm S}$ rising above $V_{\rm UVON}$ |
| Input voltages HS    | $V_{IH}$ | - 0.3           | 15   | V    | -                                             |
| Input voltages LS    | $V_{IL}$ | - 0.3           | 20   | V    | -                                             |
| Output current       | $I_{ST}$ | 0               | 2    | mA   | -                                             |
| Junction temperature | $T_{j}$  | <b>- 40</b>     | 150  | °C   | _                                             |

Note: In the operating range the functions given in the circuit description are fulfilled.



#### 3.3 Electrical Characteristics

 $I_{\rm SH1}$  =  $I_{\rm SH2}$  =  $I_{\rm SL1}$  =  $I_{\rm SL2}$  = 0 A; - 40 °C <  $T_{\rm j}$  < 150 °C; 8 V <  $V_{\rm S}$  < 18 V unless otherwise specified

| Parameter | Symbol | Limit Values |      |      | Unit | Test Condition |
|-----------|--------|--------------|------|------|------|----------------|
|           |        | min.         | typ. | max. |      |                |

### **Current Consumption HS-switch**

| Quiescent current                                            | $I_{S}$                                      | _ | 5   | 8   | μΑ | IH1 = IH2 = 0 V<br>$T_{\rm j}$ = 25 °C  |
|--------------------------------------------------------------|----------------------------------------------|---|-----|-----|----|-----------------------------------------|
|                                                              |                                              | _ | _   | 12  | μΑ | IH1 = IH2 = 0 V                         |
| Supply current                                               | $I_{S}$                                      | _ | 1.5 | 2.6 | mA | IH1 or IH2 = 5 V $V_{\rm S}$ = 12 V     |
|                                                              |                                              | _ | 3   | 5.2 | mA | IH1 and IH2 = 5 V $V_{\rm S}$ = 12 V    |
| Leakage current of highside switch                           | $I_{SHLK}$                                   | _ | _   | 6   | μΑ | $V_{\rm IH} = V_{\rm SH} = 0 \text{ V}$ |
| Leakage current through logic GND in free wheeling condition | $I_{\rm LKCL}$ = $I_{\rm FH}$ + $I_{\rm SH}$ | _ | _   | 10  | mA | I <sub>FH</sub> = 3 A                   |

# **Current Consumption LS-switch**

| Input current                     | $I_{IL}$   | _ | 10 | 100 |    | $V_{\rm IL}$ = 20 V;<br>$V_{\rm DSL}$ = 0 V<br>$T_{\rm j}$ = 25 °C |
|-----------------------------------|------------|---|----|-----|----|--------------------------------------------------------------------|
| Leakage current of lowside switch | $I_{DLLK}$ | _ | _  | 10  | μΑ | $V_{\rm IL}$ = 0 V $V_{\rm DSL}$ = 40 V                            |

# Under Voltage Lockout (UVLO) HS-switch

| Switch-ON voltage        | $V_{UVON}$  | _   | _ | 4.5 | ٧ | $V_{ m S}$ increasing        |
|--------------------------|-------------|-----|---|-----|---|------------------------------|
| Switch-OFF voltage       | $V_{UVOFF}$ | 1.8 | _ | 3.2 | V | $V_{ m S}$ decreasing        |
| Switch ON/OFF hysteresis | $V_{UVHY}$  | _   | 1 | _   | V | $V_{ m UVON} - V_{ m UVOFF}$ |

Data Sheet 9 2001-02-01



# 3.3 Electrical Characteristics (cont'd)

 $I_{\rm SH1}$  =  $I_{\rm SH2}$  =  $I_{\rm SL1}$  =  $I_{\rm SL2}$  = 0 A; - 40 °C <  $T_{\rm j}$  < 150 °C; 8 V <  $V_{\rm S}$  < 18 V unless otherwise specified

| Parameter | Symbol | Lir  | nit Valu | ıes  | Unit | Test Condition |
|-----------|--------|------|----------|------|------|----------------|
|           |        | min. | typ.     | max. |      |                |

#### **Output stages**

| <u></u>                                              |                      |   |     |     |    |                                                                  |
|------------------------------------------------------|----------------------|---|-----|-----|----|------------------------------------------------------------------|
| Inverse diode of high-side switch; Forward-voltage   | $V_{FH}$             | _ | 8.0 | 1.2 | V  | $I_{FH} = 3A$                                                    |
| Inverse diode of lowside switch; Forward-voltage     | $V_{FL}$             | _ | 8.0 | 1.2 | V  | I <sub>FL</sub> = 3 A                                            |
| Static drain-source on-resistance of highside switch | R <sub>DS ON H</sub> | _ | 70  | 90  | mΩ | $I_{\rm SH}$ = 1 A $T_{\rm j}$ = 25 °C                           |
| Static drain-source on-resistance of lowside switch  | R <sub>DS ON L</sub> | _ | 40  | 50  | mΩ | $I_{\rm SL}$ = 1 A;<br>$V_{\rm IL}$ = 5 V<br>$T_{\rm j}$ = 25 °C |
| Static path on-resistance                            | $R_{DS\;ON}$         | _ | _   | 260 | mΩ | $R_{\rm DSONH}+R_{\rm DSONL}$ $I_{\rm SH}$ = 1 A;                |

# Short Circuit of highside switch to GND

| Initial peak SC current | $I_{SCPH}$ | 15 | 18 | 20 | А | T <sub>j</sub> = -40 °C   |
|-------------------------|------------|----|----|----|---|---------------------------|
| Initial peak SC current | $I_{SCPH}$ | 13 | 15 | 17 | Α | T <sub>j</sub> = + 25 °C  |
| Initial peak SC current | $I_{SCPH}$ | 9  | 11 | 13 | Α | T <sub>j</sub> = + 150 °C |

# Short Circuit of highside switch to $V_{\mathrm{S}}$

| Output pull-down-resistor | $R_{O}$ | 8 | 15 | 35 | kΩ | $V_{\mathrm{DSL}}$ = 3 V |
|---------------------------|---------|---|----|----|----|--------------------------|

#### **Thermal Shutdown**

| Thermal shutdown junction temperature  | $T_{\rm jSD}$ | 155 | 180 | 190 | °C | _                                      |
|----------------------------------------|---------------|-----|-----|-----|----|----------------------------------------|
| Thermal switch-on junction temperature | $T_{\rm jSO}$ | 150 | 170 | 180 | °C | _                                      |
| Temperature hysteresis                 | $\Delta T$    | _   | 10  | _   | °C | $\Delta T = T_{\rm jSD} - T_{\rm jSO}$ |



# 3.3 Electrical Characteristics (cont'd)

 $I_{\rm SH1}$  =  $I_{\rm SH2}$  =  $I_{\rm SL1}$  =  $I_{\rm SL2}$  = 0 A; - 40 °C <  $T_{\rm j}$  < 150 °C; 8 V <  $V_{\rm S}$  < 18 V unless otherwise specified

| Parameter | Symbol | Limit Values |      |      | Unit | Test Condition |
|-----------|--------|--------------|------|------|------|----------------|
|           |        | min.         | typ. | max. |      |                |

### Status Flag Output ST of highside switch

| Low output voltage  | $V_{STL}$     | _   | 0.2 | 0.6 | V  | $I_{\rm ST}$ = 1.6 mA |
|---------------------|---------------|-----|-----|-----|----|-----------------------|
| Leakage current     | $I_{ m STLK}$ | _   | _   | 10  | μА | $V_{\rm ST}$ = 5 V    |
| Zener-limit-voltage | $V_{STZ}$     | 5.4 |     | _   | V  | $I_{\rm ST}$ = 1.6 mA |

# Switching times of highside switch

| Turn-ON-time; to 90% $V_{\rm SH}$    | $t_{ON}$          | _ | 75 | 160 | μS   | $R_{Load}$ = 12 $\Omega$<br>$V_{S}$ = 12 V   |
|--------------------------------------|-------------------|---|----|-----|------|----------------------------------------------|
| Turn-OFF-time; to 10% $V_{\rm SH}$   | $t_{OFF}$         | _ | 60 | 160 | μS   | $R_{Load}$ = 12 $\Omega$<br>$V_{S}$ = 12 $V$ |
| Slew rate on 10 to 30% $V_{\rm SH}$  | $dV/dt_{ON}$      | _ | _  | 1.5 | V/μs | $R_{Load}$ = 12 $\Omega$<br>$V_{S}$ = 12 $V$ |
| Slew rate off 70 to 40% $V_{\rm SH}$ | $-dV/$ $dt_{OFF}$ | _ | _  | 2.0 | V/µs | $R_{Load}$ = 12 $\Omega$<br>$V_{S}$ = 12 $V$ |

Note: switching times are guaranteed by design

# Switching times of low-side switch

| Turn-ON delay time;<br>$V_{\rm IL}$ = 5V; $R_{\rm G}$ = 7 $\Omega$    | $t_{\sf d\_ON\_L}$  | _ | 9  | 14 | ns | resistive load $I_{\rm SL}$ = 3 A; $V_{\rm S}$ = 30 V |
|-----------------------------------------------------------------------|---------------------|---|----|----|----|-------------------------------------------------------|
| Switch-ON time;<br>$V_{\rm IL}$ = 5V; $R_{\rm G}$ = 7 $\Omega$        | t <sub>ON_L</sub>   | _ | 25 | 40 | ns | resistive load $I_{\rm SL}$ = 3 A; $V_{\rm S}$ = 30 V |
| Switch-OFF delay time;<br>$V_{\rm IL}$ = 5V; $R_{\rm G}$ = 7 $\Omega$ | $t_{\sf d\_OFF\_L}$ | _ | 36 | 55 | ns | resistive load $I_{\rm SL}$ = 3 A; $V_{\rm S}$ = 30 V |
| Switch-OFF time; $V_{\rm IL}$ = 5V; $R_{\rm G}$ = 7 $\Omega$          | t <sub>OFF_L</sub>  | _ | 22 | 33 | ns | resistive load $I_{\rm SL}$ = 3 A; $V_{\rm S}$ = 30 V |

Data Sheet 11 2001-02-01



#### 3.3 Electrical Characteristics (cont'd)

 $I_{\rm SH1}$  =  $I_{\rm SH2}$  =  $I_{\rm SL1}$  =  $I_{\rm SL2}$  = 0 A; - 40 °C <  $T_{\rm j}$  < 150 °C; 8 V <  $V_{\rm S}$  < 18 V unless otherwise specified

| Parameter | Symbol | Limit Values |      | Unit | Test Condition |  |
|-----------|--------|--------------|------|------|----------------|--|
|           |        | min.         | typ. | max. |                |  |

#### Gate charge of lowside switch

| Input to source charge; | $Q_{IS}$           | _ | 4    | 6  | nC | $I_{\rm SL}$ = 3 A; $V_{\rm S}$ = 14 V                          |
|-------------------------|--------------------|---|------|----|----|-----------------------------------------------------------------|
| Input to drain charge;  | $Q_{ID}$           | _ | 10   | 16 | nC | $I_{\rm SL}$ = 3 A; $V_{\rm S}$ = 14 V                          |
| Input charge total;     | $Q_{I}$            | _ | 28   | 43 | nC | $I_{\rm SL}$ = 3 A; $V_{\rm S}$ = 14 V $V_{\rm IL}$ = 0 to 10 V |
| Input plateau voltage;  | $V_{ m (plateau)}$ | _ | 2.75 | -  | V  | $I_{\rm SL}$ = 3 A; $V_{\rm S}$ = 14 V                          |

Note: switching times and input charges are guaranteed by design

# Control Inputs of highside switches IH 1, 2

| H-input voltage         | $V_{IH\;High}$ | _   | _   | 2.5 | V  | _                         |
|-------------------------|----------------|-----|-----|-----|----|---------------------------|
| L-input voltage         | $V_{IH\ Low}$  | 1   | _   | _   | V  | _                         |
| Input voltage hysterese | $V_{IH\;HY}$   | _   | 0.3 | _   | V  | _                         |
| H-input current         | $I_{IH\;High}$ | 15  | 30  | 60  | μΑ | V <sub>GH</sub> = 5 V     |
| L-input current         | $I_{IH\ Low}$  | 5   | _   | 20  | μΑ | $V_{\mathrm{GH}}$ = 0.4 V |
| Input series resistance | $R_{I}$        | 2.7 | 4   | 5.5 | kΩ | _                         |
| Zener limit voltage     | $V_{IHZ}$      | 5.4 | _   | _   | V  | $I_{\rm GH}$ = 1.6 mA     |

### Control Inputs IL1, 2

| Gate-threshold-voltage | $V_{IL\;th}$ | 0.9 | 1.7 | 2.2 | V | $I_{\rm DL}$ = 1 mA |
|------------------------|--------------|-----|-----|-----|---|---------------------|

Note: The listed characteristics are ensured over the operating range of the integrated circuit. Typical characteristics specify mean values expected over the production spread. If not otherwise specified, typical characteristics apply at  $T_A$  = 25°C and the given supply voltage.

Data Sheet 12 2001-02-01





Figure 3
Test Circuit

| HS-Source-Current | _          | Named during Leakage-<br>Cond. |  |  |
|-------------------|------------|--------------------------------|--|--|
| $I_{SH1,2}$       | $I_{SCPH}$ | $I_{DL\;LK}$                   |  |  |





Figure 4
Application Circuit



# 4 Package Outlines



#### **Sorts of Packing**

Package outlines for tubes, trays etc. are contained in our Data Book "Package Information".

SMD = Surface Mounted Device

Dimensions in mm



Published by Infineon Technologies AG i Gr., Bereichs Kommunikation St.-Martin-Strasse 53, D-81541 München © Infineon Technologies AG 1999 All Rights Reserved.

#### Attention please!

The information herein is given to describe certain components and shall not be considered as warranted characteristics.

Terms of delivery and rights to technical change reserved.

We hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein.

Infineon Technologies is an approved CECC manufacturer.

#### Information

For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office in Germany or our Infineon Technologies Representatives worldwide (see address list).

#### Warnings

Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office.

Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.